





The given testbench was used to test the alarm clock. Functionality of testbench;

the main testbench file lab2\_part1\_tb.sv; which consists of four blocks of alarm functionality tests. initalizes core clock variables (such as those for display) locally, and assigns them with values to those such as Reset,Clk,Timeset,etc...
-top\_level\_lab2\_part1 module is called to bring in our top-level logic.
-in each block of tests, display\_tb() is called with its specified display parameters hours, minutes, seconds (each of 2bits).

## As such,

- -in the first block of tests (indicated by display() call), we see the inital current time after setting.
- -in the second block, we begin setting the alarm (set alarm button is pressed on). as such, the current alarm time is displayed (before setting).
- -in the third block, we actually set the alarm time with test values, display the newly set alarm time, and then stop setting the alarm (alarmset pressed again off).
- -in the fourth block, we have set the current time to just before the alarm time will go off. We display current time as it refreshes, then we see that the buzzer goes off for a duration beginning at the previously set alarm time. Finally, we continue with regular time display for some additional minutes to ensure our alarm and regular clock were properly working.

lab2\_part1\_display\_tb.sv formats the outputs of given clock data into digits for display (as seen in the transcript); numerical 0-6 values are given a corresponding text representation (drawn out).

Much like how hours, minutes, and seconds were implemented.

Days (of the week) was implemented by adding the following functionailities;

- An enable for timeset day which is on when Timeset and advancing of days is true, otherwise enable is set to the zero flags tracing rollovers.
- Days variable for output display, and assigning it to regular time
- A days counter, of mod 7 (for 7 days a week) which re-freshed regular clock time (incrementing it), and provided a flag when rollover of days.
- A display driver which took the inputs of Days, and corresponded a one bit 'segment' to actually represent the display in testbench outputs.
- Finally, we updated the condition for when the buzzer may ring. Adding two conditions: that aslong as it is not day 5/6 (sat or sun), buzzer can ring.

Two enhancements were added to our clock; Date and Month.

The additional date enhancement allows our clock to now track and subsquently display the day of the month.

It's implementation includes ;

- -Enable variable for clock time Date
- -Assignment of display Date to regular clock Date, which is updating (incrementing) with every pulse.
- -Variable date mod counter that selects from mod 28/30/31 days in a month, depending on the input provided by value of current month.
- -Display lcd driver for Date, to display the current date as provided by our clock. As a result of implementing a mod counter, we feed the (Date value + 1) into the display driver, such that we don't end up displaying a 0th of the month.

The Month enhancement provides our clock with a method to track the current month of the cycle as a 2 digit decimal value.

implemented with the following pieces of functionality;

- -Enable variable for clock time Month
- -Assignment of display Month to regular clock Month
- -Fixed mod 12 counter (for 12 months in a year),
- -Display lcd driver to display the current month of our clock. Due to implementation of a mod counter, we feed (value of Month with + 1), such that we don't end up displaying a month 0 as the first month and month 11 as the last month of the year.

```
# WARNING: No extended dataflow license exists
run -all
\# buzz = 0
                               0
\# buzz = 1
                            1000
\# buzz = 0
                            5000
# display current time after setting
# display alarm time before setting
# display alarm time after setting
                       | |_|
# display current time after setting alarm
#
#
#
#
\# buzz = 1
                          845000
# buzz = 0
                          965000
```

```
# Errors: 0, Warnings: 0
# Compile of alarm.sv was successful.
# Errors: 0, Warnings: 0
# Compile of ct mod N.sv was successful.
# Errors: 0, Warnings: 0
# Compile of lab2_part2_display_tb_file.sv was successful.
# Errors: 0, Warnings: 0
# Compile of lab2_part2_tb_file.sv was successful.
# Errors: 0, Warnings: 0
# Compile of lcd_int3.sv was successful.
# Errors: 0, Warnings: 0
# Compile of top_level_lab2_part2.sv was successful.
vsim -gui work.lab2_part2_tb_file
# End time: 18:48:56 on Nov 11,2021, Elapsed time: 0:00:46
# Errors: 0, Warnings: 7
# vsim -gui work.lab2 part2 tb file
# Start time: 18:48:56 on Nov 11,2021
# Loading sv std.std
# Loading work.lab2 part2 tb file sv unit
# Loading work.lab2_part2_tb_file
# Loading work.lab2_part2_top_level
# Loading work.ct mod N
# Loading work.lcd int
# Loading work.alarm
# WARNING: No extended dataflow license exists
add wave -position insertpoint sim:/lab2 part2 tb file/sd/*
run -all
                    : C:/Users/Albert/Desktop/Course Related/cse
# ** Note: $stop
140L/Project_Folder_qPrime_modelsim/Lab_2/Lab 2
Verilog/part2/lab2_part2_tb_file.sv(90)
     Time: 263348 us Iteration: 0 Instance: /lab2 part2 tb file
# Break in Module lab2_part2_tb_file at C:/Users/Albert/Desktop/Course Related/cse
140L/Project_Folder_qPrime_modelsim/Lab_2/Lab 2 Verilog/part2/lab2_part2_tb_file.sv
line 90
```

| I       | 1_1 1_1 | 1_1 _1                | I_ I           | BUZZ!!! |
|---------|---------|-----------------------|----------------|---------|
| I_ <br> |         | -   -<br> -   -<br> - | _I _I<br>I_ I_ | BUZZ!!! |
| I_ <br> |         | -   -<br> -   -       |                | BUZZ!!! |
| I_ <br> |         |                       |                | BUZZ!!! |
| I_ <br> |         |                       |                | BUZZ!!! |
| I_ <br> |         |                       |                | BUZZ!!! |
| I_ <br> |         |                       |                | BUZZ!!! |
| I_ <br> |         |                       |                | BUZZ!!! |
| I_ <br> |         |                       |                | BUZZ!!! |
| I_ <br> |         |                       | _   _          | BUZZ!!! |
| I_ <br> |         |                       | _              | BUZZ!!! |
| I_ <br> |         |                       | _              | BUZZ!!! |
| I_ <br> |         |                       | _  _           | BUZZ!!! |



```
# Errors: 0, Warnings: 0 C:/Users/Albert/Desktop/Course Related/cse
140L/Project Folder qPrime modelsim/Lab 2/Lab 2
Verilog/part3/top_level_lab2_part3.sv Line: 189
# WARNING: No extended dataflow license exists
run -all
# 5': before setting. '010100000', Jan 1,
                                                          4000
# 5':after setting,'1231', manually increment date/month successful
68000
#
#
# 5': '010100', passively increment date/month successful, also testing range month
1-12, date from 1
                             172868000
# 5'----testing mod--
# testing Feb has 28 days:'0228'
                                            172926000
#
# 0301
#
#
# testing April has 30 days:
                             '0430'
                                               345788000
# 5 points: 0501
                            518588000
#
                    : C:/Users/Albert/Desktop/Course Related/cse
# ** Note: $stop
140L/Project_Folder_qPrime_modelsim/Lab_2/Lab 2 Verilog/part3/lab2_part3_tb.sv(101)
     Time: 518688 ns Iteration: 0 Instance: /lab2_part3_tb
# Break in Module lab2_part3_tb at C:/Users/Albert/Desktop/Course Related/cse
140L/Project_Folder_qPrime_modelsim/Lab_2/Lab 2 Verilog/part3/lab2_part3_tb.sv line
101
```